A bit-level systolic array for digital contour smoothing (Q583841): Difference between revisions
From MaRDI portal
Created a new Item |
Set OpenAlex properties. |
||
(3 intermediate revisions by 3 users not shown) | |||
Property / review text | |||
A family of linear operators (defined by circulant Toeplitz matrices) for digital contour smoothing in the sense of least-squares is described. In order to ensure a real time computation a two-way linear systolic array of inner product step processors is proposed. The structure of this array allows to implement each operator of the family. For a particular operator, by taking advantage of an appropriate decomposition of the circulant Toeplitz matrix, a systolic design for the basic inner product step processor is presented so that a bit-level implementation of this operator is obtained and the multiplication is performed by shifting operations. The nice features of the proposed systolic algorithm make it quite suitable for VLSI implementation. | |||
Property / review text: A family of linear operators (defined by circulant Toeplitz matrices) for digital contour smoothing in the sense of least-squares is described. In order to ensure a real time computation a two-way linear systolic array of inner product step processors is proposed. The structure of this array allows to implement each operator of the family. For a particular operator, by taking advantage of an appropriate decomposition of the circulant Toeplitz matrix, a systolic design for the basic inner product step processor is presented so that a bit-level implementation of this operator is obtained and the multiplication is performed by shifting operations. The nice features of the proposed systolic algorithm make it quite suitable for VLSI implementation. / rank | |||
Normal rank | |||
Property / Mathematics Subject Classification ID | |||
Property / Mathematics Subject Classification ID: 65D10 / rank | |||
Normal rank | |||
Property / Mathematics Subject Classification ID | |||
Property / Mathematics Subject Classification ID: 65F20 / rank | |||
Normal rank | |||
Property / Mathematics Subject Classification ID | |||
Property / Mathematics Subject Classification ID: 68N25 / rank | |||
Normal rank | |||
Property / zbMATH DE Number | |||
Property / zbMATH DE Number: 4133388 / rank | |||
Normal rank | |||
Property / zbMATH Keywords | |||
circulant Toeplitz matrices | |||
Property / zbMATH Keywords: circulant Toeplitz matrices / rank | |||
Normal rank | |||
Property / zbMATH Keywords | |||
digital contour smoothing | |||
Property / zbMATH Keywords: digital contour smoothing / rank | |||
Normal rank | |||
Property / zbMATH Keywords | |||
least-squares | |||
Property / zbMATH Keywords: least-squares / rank | |||
Normal rank | |||
Property / zbMATH Keywords | |||
linear systolic array | |||
Property / zbMATH Keywords: linear systolic array / rank | |||
Normal rank | |||
Property / zbMATH Keywords | |||
inner product step processors | |||
Property / zbMATH Keywords: inner product step processors / rank | |||
Normal rank | |||
Property / zbMATH Keywords | |||
VLSI implementation | |||
Property / zbMATH Keywords: VLSI implementation / rank | |||
Normal rank | |||
Property / MaRDI profile type | |||
Property / MaRDI profile type: MaRDI publication profile / rank | |||
Normal rank | |||
Property / full work available at URL | |||
Property / full work available at URL: https://doi.org/10.1016/0167-8191(89)90088-4 / rank | |||
Normal rank | |||
Property / OpenAlex ID | |||
Property / OpenAlex ID: W2023551587 / rank | |||
Normal rank | |||
links / mardi / name | links / mardi / name | ||
Latest revision as of 00:41, 20 March 2024
scientific article
Language | Label | Description | Also known as |
---|---|---|---|
English | A bit-level systolic array for digital contour smoothing |
scientific article |
Statements
A bit-level systolic array for digital contour smoothing (English)
0 references
1989
0 references
A family of linear operators (defined by circulant Toeplitz matrices) for digital contour smoothing in the sense of least-squares is described. In order to ensure a real time computation a two-way linear systolic array of inner product step processors is proposed. The structure of this array allows to implement each operator of the family. For a particular operator, by taking advantage of an appropriate decomposition of the circulant Toeplitz matrix, a systolic design for the basic inner product step processor is presented so that a bit-level implementation of this operator is obtained and the multiplication is performed by shifting operations. The nice features of the proposed systolic algorithm make it quite suitable for VLSI implementation.
0 references
circulant Toeplitz matrices
0 references
digital contour smoothing
0 references
least-squares
0 references
linear systolic array
0 references
inner product step processors
0 references
VLSI implementation
0 references