AOP arithmetic architectures over GF(2\(^m\)) (Q1888264): Difference between revisions

From MaRDI portal
RedirectionBot (talk | contribs)
ReferenceBot (talk | contribs)
Changed an Item
 
(3 intermediate revisions by 3 users not shown)
Property / reviewed by
 
Property / reviewed by: Dimitris Voukalis / rank
 
Normal rank
Property / MaRDI profile type
 
Property / MaRDI profile type: MaRDI publication profile / rank
 
Normal rank
Property / full work available at URL
 
Property / full work available at URL: https://doi.org/10.1016/j.amc.2003.09.002 / rank
 
Normal rank
Property / OpenAlex ID
 
Property / OpenAlex ID: W2001337102 / rank
 
Normal rank
Property / cites work
 
Property / cites work: A public key cryptosystem and a signature scheme based on discrete logarithms / rank
 
Normal rank
Property / cites work
 
Property / cites work: New directions in cryptography / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q3813755 / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q5585020 / rank
 
Normal rank
Property / cites work
 
Property / cites work: Structure of parallel multipliers for a class of fields \(GF(2^ m)\) / rank
 
Normal rank
Property / cites work
 
Property / cites work: Bit-parallel systolic multipliers for GF(2/sup m/) fields defined by all-one and equally spaced polynomials / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q4551365 / rank
 
Normal rank

Latest revision as of 16:12, 7 June 2024

scientific article
Language Label Description Also known as
English
AOP arithmetic architectures over GF(2\(^m\))
scientific article

    Statements

    AOP arithmetic architectures over GF(2\(^m\)) (English)
    0 references
    0 references
    0 references
    23 November 2004
    0 references
    This paper presents bit-serial AOP (all one polynomial-AOP) arithmetic architectures over GF\((2^m)\). The proposed architectures have certain advantages related to circuit complexity over some previous architectures. Using a modular multiplier (inner producting-IM-LSB- first exponentiation, MSB-first exponentiation, AB-multiplier)/squarer (squaring circuit -SM-multiplication and squaring-ISM) for the circuit of Altera's MAX+Plus II programs for performing exponentiation, inversion and division, we can implement cryptosystems with low hardware complexity. Using these it is easy to implement VLSI hardware and IC cards of Altera Max+PLUS II SW programs which have a simple architecture.
    0 references
    0 references
    0 references
    0 references
    0 references
    All one polynomial
    0 references
    Bit serial architecture
    0 references
    Cryptography
    0 references
    Standard basis representation
    0 references
    0 references