An efficient hardware accelerator architecture for implementing fast IMDCT computation (Q985619)

From MaRDI portal
Revision as of 10:27, 10 July 2023 by Importer (talk | contribs) (‎Created a new Item)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
scientific article
Language Label Description Also known as
English
An efficient hardware accelerator architecture for implementing fast IMDCT computation
scientific article

    Statements

    An efficient hardware accelerator architecture for implementing fast IMDCT computation (English)
    0 references
    0 references
    0 references
    0 references
    6 August 2010
    0 references
    hardware accelerators
    0 references
    inverse modified discrete cosine transform
    0 references
    type-IV discrete cosine/sine transform
    0 references
    type-II inverse discrete cosine transform
    0 references

    Identifiers