An even faster systolic array for matrix multiplication
From MaRDI portal
Publication:1263246
DOI10.1016/0167-8191(89)90057-4zbMath0687.65043OpenAlexW2022229285MaRDI QIDQ1263246
Abdelhamid Benaini, Yves Robert
Publication date: 1989
Published in: Parallel Computing (Search for Journal in Brave)
Full work available at URL: https://doi.org/10.1016/0167-8191(89)90057-4
Analysis of algorithms and problem complexity (68Q25) Cellular automata (computational aspects) (68Q80)
Related Items
N latency 2N I/O‐bandwidth 2D‐array matrix multiplication algorithm ⋮ Mapping full‐systolic arrays for matrix product on XILINX's XC4000(E,EX) FPGAs