Wu's characteristic set method for SystemVerilog assertions verification (Q364509)

From MaRDI portal
Revision as of 06:29, 13 November 2024 by Daniel (talk | contribs) (‎Created claim: DBLP publication ID (P1635): journals/jam/GaoZWL13, #quickstatements; #temporary_batch_1731475607626)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
scientific article
Language Label Description Also known as
English
Wu's characteristic set method for SystemVerilog assertions verification
scientific article

    Statements

    Wu's characteristic set method for SystemVerilog assertions verification (English)
    0 references
    0 references
    0 references
    0 references
    0 references
    9 September 2013
    0 references
    Summary: We propose a verification solution based on characteristic set of Wu's method towards SystemVerilog assertion checking over digital circuit systems. We define a suitable subset of SVAs so that an efficient polynomial modeling mechanism for both circuit descriptions and assertions can be applied. We present an algorithm framework based on the algebraic representations using characteristic set of polynomial system. This symbolic algebraic approach is a useful supplement to the existent verification methods based on simulation.
    0 references
    0 references
    0 references
    0 references
    0 references

    Identifiers