High speed modular systolic array-based DTCWT with parallel processing architecture for 2D image transformation on FPGA (Q5365371)

From MaRDI portal
Revision as of 07:08, 23 November 2023 by Importer (talk | contribs) (‎Created a new Item)
(diff) ← Older revision | Latest revision (diff) | Newer revision → (diff)
scientific article; zbMATH DE number 6787540
Language Label Description Also known as
English
High speed modular systolic array-based DTCWT with parallel processing architecture for 2D image transformation on FPGA
scientific article; zbMATH DE number 6787540

    Statements

    High speed modular systolic array-based DTCWT with parallel processing architecture for 2D image transformation on FPGA (English)
    0 references
    0 references
    0 references
    6 October 2017
    0 references
    dual-tree complex wavelets
    0 references
    systolic array
    0 references
    pipelined architecture
    0 references
    FPGA implementation
    0 references
    parallel architecture
    0 references

    Identifiers

    0 references
    0 references
    0 references
    0 references
    0 references