Corner block list representation and its application with boundary constraints (Q866048)

From MaRDI portal
scientific article
Language Label Description Also known as
English
Corner block list representation and its application with boundary constraints
scientific article

    Statements

    Corner block list representation and its application with boundary constraints (English)
    0 references
    0 references
    0 references
    0 references
    0 references
    0 references
    20 February 2007
    0 references
    Floorplanning is a critical phase in physical design of VLSI circuits. The stochastic optimization method is widely used to handle this NP-hard problem. The key to the floorplanning algorithm based on stochastic optimization is to encode the floorplan structure properly. In this paper, corner block list (CBL) -- a new efficient topological representation for non-slicing floorplan -- is proposed with applications to VLSI floorplan. Given a corner block list, it takes only linear time to construct the floorplan. In floorplanning of typical VLSI design, some blocks are required to satisfy some constraints in the final packing. Boundary constraint is one kind of those constraints to pack some blocks along the pre-specified boundaries of the final chip so that the blocks are easier to be connected to certain I/O pads. We implement the boundary constraint algorithm for general floorplan by extending CBL. Our contribution is to find the necessary and sufficient characterization of the blocks along the boundary represented by CBL. We can check the boundary constraints by scanning the intermediate solutions in linear time during the simulated annealing process and fix the corner block list in case the constraints are violated. The experiment results are demonstrated by several examples of MCNC benchmarks and the performance is remarkable.
    0 references
    0 references