The performance of multilective VLSI algorithms (Q1069297): Difference between revisions

From MaRDI portal
Added link to MaRDI item.
ReferenceBot (talk | contribs)
Changed an Item
 
(2 intermediate revisions by 2 users not shown)
Property / MaRDI profile type
 
Property / MaRDI profile type: MaRDI publication profile / rank
 
Normal rank
Property / full work available at URL
 
Property / full work available at URL: https://doi.org/10.1016/0022-0000(84)90033-3 / rank
 
Normal rank
Property / OpenAlex ID
 
Property / OpenAlex ID: W2083381826 / rank
 
Normal rank
Property / cites work
 
Property / cites work: The Area-Time Complexity of Binary Multiplication / rank
 
Normal rank
Property / cites work
 
Property / cites work: Information transfer and area-time tradeoffs for VLSI multiplication / rank
 
Normal rank
Property / cites work
 
Property / cites work: Area-time tradeoffs for matrix multiplication and related problems in VLSI models / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q4109584 / rank
 
Normal rank
Property / cites work
 
Property / cites work: A Separator Theorem for Planar Graphs / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q4138141 / rank
 
Normal rank
Property / cites work
 
Property / cites work: Computational Work and Time on Finite Machines / rank
 
Normal rank
Property / cites work
 
Property / cites work: Time-space tradeoffs for computing functions, using connectivity properties of their circuits / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q4190139 / rank
 
Normal rank
Property / cites work
 
Property / cites work: Space-Time Trade-Offs for Banded Matrix Problems / rank
 
Normal rank
Property / cites work
 
Property / cites work: Q4773298 / rank
 
Normal rank
Property / cites work
 
Property / cites work: Area-time optimal VLSI networks for multiplying matrices / rank
 
Normal rank
Property / cites work
 
Property / cites work: Space-time trade-offs on the FFT algorithm / rank
 
Normal rank

Latest revision as of 09:34, 17 June 2024

scientific article
Language Label Description Also known as
English
The performance of multilective VLSI algorithms
scientific article

    Statements

    The performance of multilective VLSI algorithms (English)
    0 references
    0 references
    1984
    0 references
    Several models for VLSI algorithms have been postulated. The one treated in this paper differs from most others in that it explicitly permits inputs to be read multiple times, that is, algorithms used are multilective. The way in which lower bounds derived for VLSI depend on the number of times and places at which inputs are read are explored. The contribution of this paper is to present methods for treating such multilective algorithms and to apply these methods to a large variety of functions and predicates. Figuring prominently in this work is the planar circuit size of a problem. It is used to derive lower bounds to various area-time products. Also presented here is a method for deriving lower bounds on the area required by multilective algorithms.
    0 references
    multilective algorithms
    0 references
    planar circuit size
    0 references
    lower bounds
    0 references
    area-time products
    0 references

    Identifiers