The performance of multilective VLSI algorithms (Q1069297): Difference between revisions
From MaRDI portal
Latest revision as of 09:34, 17 June 2024
scientific article
Language | Label | Description | Also known as |
---|---|---|---|
English | The performance of multilective VLSI algorithms |
scientific article |
Statements
The performance of multilective VLSI algorithms (English)
0 references
1984
0 references
Several models for VLSI algorithms have been postulated. The one treated in this paper differs from most others in that it explicitly permits inputs to be read multiple times, that is, algorithms used are multilective. The way in which lower bounds derived for VLSI depend on the number of times and places at which inputs are read are explored. The contribution of this paper is to present methods for treating such multilective algorithms and to apply these methods to a large variety of functions and predicates. Figuring prominently in this work is the planar circuit size of a problem. It is used to derive lower bounds to various area-time products. Also presented here is a method for deriving lower bounds on the area required by multilective algorithms.
0 references
multilective algorithms
0 references
planar circuit size
0 references
lower bounds
0 references
area-time products
0 references
0 references