The instruction systolic array and its relation to other models of parallel computers (Q1104742)
From MaRDI portal
scientific article
Language | Label | Description | Also known as |
---|---|---|---|
English | The instruction systolic array and its relation to other models of parallel computers |
scientific article |
Statements
The instruction systolic array and its relation to other models of parallel computers (English)
0 references
1988
0 references
We investigate the relationships between three different models of parallel computers based on mesh-connected arrays: the processor array (PA), which is an MIMD-array of independent processors, the instruction broadcasting array (IBA), where the instructions are broadcast to all the processors of a column and executed according to selector information which is broadcast to all the processor of a row, and the instruction systolic array (ISA), where the instruction are pumped through the array row by row and combined with selector information which is pumped through the array column by column. For every two of these models we determine tight bounds on the worst-case delay introduced by a transformation of a program on one model into an equivalent program on the other. The results show that the ISA concept combines the advantages of standard systolic arrays with those of the MIMD concept. Since in addition the ISA architecture has smaller area requirements that a corresponding systolic array or MIMD machine it is of strong practical relevance.
0 references
VLSI architecture
0 references
SIMD
0 references
models of parallel computers
0 references
mesh-connected arrays
0 references
instruction systolic array
0 references
MIMD
0 references