A novel sigma-delta modulator with fractional-order digital loop integrator (Q1993360)

From MaRDI portal
scientific article
Language Label Description Also known as
English
A novel sigma-delta modulator with fractional-order digital loop integrator
scientific article

    Statements

    A novel sigma-delta modulator with fractional-order digital loop integrator (English)
    0 references
    0 references
    0 references
    0 references
    0 references
    5 November 2018
    0 references
    Summary: This paper proposes using a fractional-order digital loop integrator to improve the robust stability of Sigma-Delta modulator, thus extending the integer-order Sigma-Delta modulator to a non-integer-order (fractional-order) one in the Sigma-Delta ADC design field. The proposed fractional-order Sigma-Delta modulator has reasonable noise characteristics, dynamic range, and bandwidth; moreover the signal-to-noise ratio (SNR) is improved remarkably. In particular, a 2nd-order digital loop integrator and a digital \(P I^\lambda D^\mu\) controller are combined to work as the fractional-order digital loop integrator, which is realized using FPGA; this will reduce the ASIC analog circuit layout design and chip testing difficulties. The parameters of the proposed fractional-order Sigma-Delta modulator are tuned by using swarm intelligent algorithm, which offers opportunity to simplify the process of tuning parameters and further improve the noise performance. Simulation results are given and they demonstrate the efficiency of the proposed fractional-order Sigma-Delta modulator.
    0 references
    0 references
    0 references
    0 references
    0 references
    0 references