New low-power tristate circuits in positive feedback source-coupled logic (Q415808)
From MaRDI portal
| This is the item page for this Wikibase entity, intended for internal use and editing purposes. Please use this page instead for the normal view: New low-power tristate circuits in positive feedback source-coupled logic |
scientific article; zbMATH DE number 6031980
| Language | Label | Description | Also known as |
|---|---|---|---|
| default for all languages | No label defined |
||
| English | New low-power tristate circuits in positive feedback source-coupled logic |
scientific article; zbMATH DE number 6031980 |
Statements
New low-power tristate circuits in positive feedback source-coupled logic (English)
0 references
9 May 2012
0 references
Summary: Two new design techniques to implement tristate circuits in positive feedback source-coupled logic (PFSCL) have been proposed. The first one is a switch-based technique while the second is based on the concept of sleep transistor. Different tristate circuits based on both techniques have been developed and simulated using 0.18 \(\mu\)m CMOS technology parameters. A performance comparison indicates that the tristate PFSCL circuits based on sleep transistor technique are more power efficient and achieve the lowest power delay product in comparison to CMOS-based and the switch-based PFSCL circuits.
0 references
0.83623886
0 references
0 references
0.8015199
0 references