FPGA prototyping of RNN decoder for convolutional codes (Q5898702)

From MaRDI portal





scientific article; zbMATH DE number 5134680
Language Label Description Also known as
default for all languages
No label defined
    English
    FPGA prototyping of RNN decoder for convolutional codes
    scientific article; zbMATH DE number 5134680

      Statements

      FPGA prototyping of RNN decoder for convolutional codes (English)
      0 references
      0 references
      0 references
      0 references
      19 March 2007
      0 references
      Summary: This paper presents prototyping of a recurrent type neural network (RNN) convolutional decoder using system-level design specification and design flow that enables easy mapping to the target FPGA architecture. Implementation and the performance measurement results have shown that an RNN decoder for hard-decision decoding coupled with a simple hard-limiting neuron activation function results in a very low complexity, which easily fits into standard Altera FPGA. Moreover, the design methodology allowed modeling of complete testbed for prototyping RNN decoders in simulation and real-time environment (same FPGA), thus enabling evaluation of BER performance characteristics of the decoder for various conditions of communication channel in real time.
      0 references

      Identifiers