Low-delay parallel architecture for fractal image compression
From MaRDI portal
Recommendations
- An efficient parallel algorithm for hexagonal-based fractal image compression
- An FPGA-based design for an image compressor
- scientific article; zbMATH DE number 5199022
- Algorithms for Fractal Image Compression on Massively Parallel SIMD Arrays
- Design and performance of a pixel-level pipelined-parallel architecture for high speed wavelet-based image compression
Cites work
- scientific article; zbMATH DE number 719757 (Why is no real title available?)
- scientific article; zbMATH DE number 1031267 (Why is no real title available?)
- Fast fractal image compression using spatial correlation
- Image compression: A study of the iterated transform method
- Iterated function systems and the global construction of fractals
Cited in
(5)- A JPEG chip for image compression and decompression
- A high performance EBCOT coding and its VLSI architecture
- scientific article; zbMATH DE number 5199022 (Why is no real title available?)
- An FPGA-based design for an image compressor
- Parallel, pipelined and folded architectures for computation of 1-D and 2-D DCT in image and video codec
This page was built for publication: Low-delay parallel architecture for fractal image compression
Report a bug (only for logged in users!)Click here to report a bug for this page (MaRDI item Q308069)