Easy test generation PLAs (Q1095867): Difference between revisions
From MaRDI portal
Set profile property. |
ReferenceBot (talk | contribs) Changed an Item |
||
Property / cites work | |||
Property / cites work: Q4159312 / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: Fault Analysis and Test Generation for Programmable Logic Arrays (PLA's) / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: Detection of Faults in Programmable Logic Arrays / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: Multiple Fault Detection in Programmable Logic Arrays / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: A design of programmable logic arrays with universal tests / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: A Design for Testability of Undetectable Crosspoint Faults in Programmable Logic Arrays / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: Easy test generation PLAs / rank | |||
Normal rank | |||
Property / cites work | |||
Property / cites work: Q3739059 / rank | |||
Normal rank |
Revision as of 12:42, 18 June 2024
scientific article
Language | Label | Description | Also known as |
---|---|---|---|
English | Easy test generation PLAs |
scientific article |
Statements
Easy test generation PLAs (English)
0 references
1987
0 references
Test Generation for large circuits may be extremely difficult. One of the approaches to alleviating this problem is to consider the difficulties during the design cycle. This paper proposes a design of Easy Test Generation Programmable Logic Arrays (ETG PLAs), for which test generation is basically not required, since a complete test set can be generated while the test is applied. This paper also presents a procedure which makes a PLA an ETG PLA by following some design rules and providing reasonable extra hardware.
0 references
Test Generation
0 references
large circuits
0 references
Programmable Logic Arrays
0 references
complete test set
0 references
hardware
0 references
0 references