New low-power tristate circuits in positive feedback source-coupled logic (Q415808)

From MaRDI portal
Revision as of 00:12, 5 March 2024 by Import240304020342 (talk | contribs) (Set profile property.)
scientific article
Language Label Description Also known as
English
New low-power tristate circuits in positive feedback source-coupled logic
scientific article

    Statements

    New low-power tristate circuits in positive feedback source-coupled logic (English)
    0 references
    0 references
    0 references
    0 references
    0 references
    0 references
    9 May 2012
    0 references
    Summary: Two new design techniques to implement tristate circuits in positive feedback source-coupled logic (PFSCL) have been proposed. The first one is a switch-based technique while the second is based on the concept of sleep transistor. Different tristate circuits based on both techniques have been developed and simulated using 0.18 \(\mu\)m CMOS technology parameters. A performance comparison indicates that the tristate PFSCL circuits based on sleep transistor technique are more power efficient and achieve the lowest power delay product in comparison to CMOS-based and the switch-based PFSCL circuits.
    0 references

    Identifiers