A METHOD FOR CONSTRUCTING LOGIC NETWORKS ALLOWING SHORT SINGLE DIAGNOSTIC TESTS
From MaRDI portal
Publication:5151288
DOI10.17223/20710410/46/4zbMath1458.94331OpenAlexW4250906003MaRDI QIDQ5151288
Publication date: 17 February 2021
Published in: Prikladnaya Diskretnaya Matematika (Search for Journal in Brave)
Full work available at URL: http://mathnet.ru/eng/pdm683
Boolean functioninverse faultstuck-at faultlogic networksingle fault detection testsingle diagnostic test
Fault detection; testing in circuits and networks (94C12) Switching theory, applications of Boolean algebras to circuits and networks (94C11)
Related Items
Short single fault detection tests for logic networks under arbitrary faults of gates, Some classes of easily testable circuits in the Zhegalkin basis, Lower bound of the length of a single fault diagnostic test with respect to insertions of a mod-2 adder, On self-correcting logic circuits of unreliable gates with at most two inputs
Cites Work
- Unnamed Item
- Unnamed Item
- Unnamed Item
- Unnamed Item
- Unnamed Item
- Unnamed Item
- The method of plane waves for a hyperbolic system with several spatial variables
- Lower bounds for the lengths of single tests for Boolean circuits
- Single fault diagnostic tests for inversion faults of circuit elements over some bases
- Circuits admitting single-fault tests of length 1 under constant faults at outputs of elements
- Synthesis of easily testable logic networks under arbitrary stuck-at faults at inputs and outputs of gates
- On the exact value of the length of the minimal single diagnostic test for a particular class of circuits